DELTA-V: An Open-Source High-Level Synthesis Driven ASIP Design Automation Tool for RISC-V Microprocessors
| dc.contributor.author | Yanik, Muhammet Enes | |
| dc.contributor.author | Tökez, Murat | |
| dc.contributor.author | Nisanci, Mehmet Akif | |
| dc.contributor.author | ÇiÇek, İhsan | |
| dc.date.accessioned | 2025-10-29T12:08:11Z | |
| dc.date.issued | 2023 | |
| dc.department | Fakülteler, Mühendislik Fakültesi, Elektronik Mühendisliği Bölümü | |
| dc.description | 14th International Conference on Electrical and Electronics Engineering, ELECO 2023 -- Virtual, Bursa -- 197135 | |
| dc.description.abstract | Application-Specific Instruction-set Processors are crucial for optimizing performance and energy efficiency in specific applications while retaining compiler-supported programmability, especially in open-standard architectures like RISC-V. To meet the increasing demand for ASIPs, rapid design and prototyping are essential. High-Level Synthesis automates the translation of high-level software descriptions into hardware, significantly reducing design time. However, it's important to note that while HLS provides designs, it doesn't directly create RISC-V cores. ASIP designers bridge this gap, but must also be proficient in hardware description languages like VHDL. In this work, we introduce DELTA-V, a project that seamlessly combines OpenASIP and AMD Vitis HLS. This integration empowers ASIP designers to customize RISC-V cores efficiently. Leveraging ASIP strengths, DELTA-V enables tailored SoC development, achieving over %60 cycle count reduction for efficient RISC-V processors with minimal effort. © 2024 Elsevier B.V., All rights reserved. | |
| dc.identifier.doi | 10.1109/ELECO60389.2023.10416066 | |
| dc.identifier.isbn | 9798350360493 | |
| dc.identifier.scopus | 2-s2.0-85185831751 | |
| dc.identifier.scopusquality | N/A | |
| dc.identifier.uri | https://doi.org/10.1109/ELECO60389.2023.10416066 | |
| dc.identifier.uri | https://hdl.handle.net/20.500.14854/14355 | |
| dc.indekslendigikaynak | Scopus | |
| dc.language.iso | en | |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | |
| dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | |
| dc.rights | info:eu-repo/semantics/closedAccess | |
| dc.snmz | KA_Scopus_20251020 | |
| dc.subject | Energy efficiency | |
| dc.subject | High level synthesis | |
| dc.subject | Integrated circuit design | |
| dc.subject | Open source software | |
| dc.subject | Program compilers | |
| dc.subject | Programmable logic controllers | |
| dc.subject | System-on-chip | |
| dc.subject | Application-specific instruction set | |
| dc.subject | Design-automation tools | |
| dc.subject | High-level synthesis | |
| dc.subject | Instruction set processors | |
| dc.subject | Open Standards | |
| dc.subject | Open-source | |
| dc.subject | Optimizing energy | |
| dc.subject | Optimizing performance | |
| dc.subject | Programmability | |
| dc.subject | V core | |
| dc.subject | Computer hardware description languages | |
| dc.title | DELTA-V: An Open-Source High-Level Synthesis Driven ASIP Design Automation Tool for RISC-V Microprocessors | |
| dc.type | Conference Object |








