Performance Optimization After Hardware Security in Analog Integrated Circuits
| dc.contributor.author | Bayram, Abdullah | |
| dc.contributor.author | Saglican, Enes | |
| dc.contributor.author | Afacan, Engin | |
| dc.date.accessioned | 2025-10-29T12:08:12Z | |
| dc.date.issued | 2024 | |
| dc.department | Fakülteler, Mühendislik Fakültesi, Elektronik Mühendisliği Bölümü | |
| dc.description | 2024 Electrical, Electronics and Biomedical Engineering Conference at 15th National Conference on Electrical and Electronics Engineering, ELECO 2024 -- Bursa -- 206315 | |
| dc.description.abstract | In recent years, hardware security has become a significant concern in both the design and the production phases for electronic devices worldwide. Violations of a designer's intellectual property pose substantial financial challenges. While various research studies on hardware security have focused on defence strategies, attack methods, and generally securing a design, the effects on the design process are often overlooked. However, many locking mechanisms significantly impact circuit performance, especially in analog circuits. This impact makes the design process longer and more laborious. In this work, we resize transistors in a circuit after locking using automation to obtain the performance before security or better. With this approach, we propose a combination of optimization methods with security implementations to achieve an optimum security integration process. © 2025 Elsevier B.V., All rights reserved. | |
| dc.identifier.doi | 10.1109/ELECO64362.2024.10847211 | |
| dc.identifier.isbn | 9798331518035 | |
| dc.identifier.scopus | 2-s2.0-85217835597 | |
| dc.identifier.scopusquality | N/A | |
| dc.identifier.uri | https://doi.org/10.1109/ELECO64362.2024.10847211 | |
| dc.identifier.uri | https://hdl.handle.net/20.500.14854/14361 | |
| dc.indekslendigikaynak | Scopus | |
| dc.language.iso | tr | |
| dc.publisher | Institute of Electrical and Electronics Engineers Inc. | |
| dc.relation.publicationcategory | Konferans Öğesi - Uluslararası - Kurum Öğretim Elemanı | |
| dc.rights | info:eu-repo/semantics/closedAccess | |
| dc.snmz | KA_Scopus_20251020 | |
| dc.subject | Keys (for locks) | |
| dc.subject | Attack methods | |
| dc.subject | Circuit performance | |
| dc.subject | Defense strategy | |
| dc.subject | Design-process | |
| dc.subject | Electronics devices | |
| dc.subject | Locking mechanism | |
| dc.subject | Performance optimizations | |
| dc.subject | Production phase | |
| dc.subject | Property | |
| dc.subject | Research studies | |
| dc.subject | Integrated circuit design | |
| dc.title | Performance Optimization After Hardware Security in Analog Integrated Circuits | |
| dc.title.alternative | Analog Tümdevrelerde Donanim Güvenliği Sonrasi Performans Optimizasyonu | |
| dc.type | Conference Object |









