Performance Optimization After Hardware Security in Analog Integrated Circuits

dc.contributor.authorBayram, Abdullah
dc.contributor.authorSaglican, Enes
dc.contributor.authorAfacan, Engin
dc.date.accessioned2025-10-29T12:08:12Z
dc.date.issued2024
dc.departmentFakülteler, Mühendislik Fakültesi, Elektronik Mühendisliği Bölümü
dc.description2024 Electrical, Electronics and Biomedical Engineering Conference at 15th National Conference on Electrical and Electronics Engineering, ELECO 2024 -- Bursa -- 206315
dc.description.abstractIn recent years, hardware security has become a significant concern in both the design and the production phases for electronic devices worldwide. Violations of a designer's intellectual property pose substantial financial challenges. While various research studies on hardware security have focused on defence strategies, attack methods, and generally securing a design, the effects on the design process are often overlooked. However, many locking mechanisms significantly impact circuit performance, especially in analog circuits. This impact makes the design process longer and more laborious. In this work, we resize transistors in a circuit after locking using automation to obtain the performance before security or better. With this approach, we propose a combination of optimization methods with security implementations to achieve an optimum security integration process. © 2025 Elsevier B.V., All rights reserved.
dc.identifier.doi10.1109/ELECO64362.2024.10847211
dc.identifier.isbn9798331518035
dc.identifier.scopus2-s2.0-85217835597
dc.identifier.scopusqualityN/A
dc.identifier.urihttps://doi.org/10.1109/ELECO64362.2024.10847211
dc.identifier.urihttps://hdl.handle.net/20.500.14854/14361
dc.indekslendigikaynakScopus
dc.language.isotr
dc.publisherInstitute of Electrical and Electronics Engineers Inc.
dc.relation.publicationcategoryKonferans Öğesi - Uluslararası - Kurum Öğretim Elemanı
dc.rightsinfo:eu-repo/semantics/closedAccess
dc.snmzKA_Scopus_20251020
dc.subjectKeys (for locks)
dc.subjectAttack methods
dc.subjectCircuit performance
dc.subjectDefense strategy
dc.subjectDesign-process
dc.subjectElectronics devices
dc.subjectLocking mechanism
dc.subjectPerformance optimizations
dc.subjectProduction phase
dc.subjectProperty
dc.subjectResearch studies
dc.subjectIntegrated circuit design
dc.titlePerformance Optimization After Hardware Security in Analog Integrated Circuits
dc.title.alternativeAnalog Tümdevrelerde Donanim Güvenliği Sonrasi Performans Optimizasyonu
dc.typeConference Object

Dosyalar